Chapter 9 SDRAM Controller
9-14
9.3.10.2 ECC Error Notification
When either an ECC error or a parity error occurs, error data is written into one of the following
fields, then error notification is performed as described below:
•
Error Address Field (ERRAD) in the ECC Status Register (ECCSR)
•
Error ECC/Parity Mode Field (ERRMODE)
•
Error Memory Width Field (ERRMW)
•
Error Syndrome Field (ERRS)
The Multi-bit Error bit (ECCSR.MBERR) of the ECC Status Register is set and an interrupt is
generated if either an ECC multi-bit error or parity error is detected during any Read/Write access
while the Multi-bit Error Interrupt Enable bit (ECCCR.MEI) is set.
The Single-bit Error bit (ECCSR.SBERR) of the ECC Status Register is set and an interrupt is
generated if an ECC single-bit error is detected during any Read/Write access while the Single-bit
Error Interrupt Enable bit (ECCCR.SEI) is set.
Multi-bit errors are assigned a higher priority than single-bit errors. If a multi-bit error is
detected while the Single-bit Error bit (ECCSR.SBERR) is set, then the Single-bit Error bit
(ECCSR.SBERR) is cleared, error data is written for the multi-bit error, then error notification is
performed. If a single-bit error is detected while the Multi-bit Error bit (ECCSR.MBERR) is set,
the Single-bit Error bit (ECCSR.SBERR) is not set and not error data is written. However, the
single-bit error is corrected according to the usual procedure.
The following error notification will also be performed if either an ECC multi-bit error or parity
error is detected while the Multi-bit Error Bus Error Enable Bit (ECCCR.MEB) of the ECC
Control Register is set.
During read access by the TX49 core, bus error notification is sent to the TX49 core and an
exception is generated. A nonmaskable interrupt is generated during Read-Modify-Write memory
Read access that is performed when writing from the TX49 core data that is smaller than 64 bits.
Bus error notification is sent to the appropriate bus master during Read/Write access from another
bus master.
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...