Chapter 10 PCI Controller
10-76
10.4.45 PCI Controller Interrupt Mask Register (PCICMASK) 0xD178
31
16
Reserved
:
Type
: Initial value
15 11 10 9 8 7 6 5 4 3 2 1 0
Reserved PMEIE
TLBIE NIBIE ZIBIE
Reserved
PERRIE SERRIE
GBEIE
Reserved
R/W R/W R/W R/W R/W R/W R/W
:
Type
0x0
0x0
0x0
0x0
0x0
0x0
0x0
:
Initial
value
Bit Mnemonic Field
Name
Description
Read/Write
31:11
Reserved
⎯
10 PMEIE
PME Detect
Interrupt Enable
PME
*
Signal Interrupt Enable (Default: 0x0)
When in the Host mode, this bit generates an interrupt when input of the
PME
*
signal is detected.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
9 TLBIE
Long Burst
Transfer Detect
Interrupt
Too Long Burst Interrupt Enable (Default: 0x0)
This bit generates an interrupt when a Burst transfer by the on-chip DMA
Controller exceeding 8 DWORDs was detected.
1: Generates an interrupt.
0: Does not generate an interrupt
R/W
8 NIBIE
Negative
Increment Burst
Transfer Detect
Interrupt Enable
Negative Increment Burst Interrupt Enable (Default: 0x0)
This bit generates an interrupt when a negative direction Burst transfer by
the on-chip DMA Controller is detected.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
7 ZIBIE
Zero Increment
Burst Transfer
Detect Interrupt
Enable
Zero Increment Burst Interrupt Enable (Default: 0x0)
This bit generates an interrupt when a Burst transfer by the on-chip DMA
Controller without an address increment is detected.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
6
Reserved
⎯
5 PERRIE
PERR
*
Detect
Interrupt Enable
PERR
*
Interrupt Enable (Default: 0x0)
This bit generates an interrupt when the Parity Error signal (PERR
*
) is
asserted.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
4 SERRIE
SERR
*
Detect
Interrupt Enable
SERR
*
Interrupt Enable (Default: 0x0)
This bit generates an interrupt when the System Error signal (SERR
*
) is
asserted.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
3 GBEIE
G-Bus Bus Error
Detect Interrupt
Enable
G-Bus Bus Error Interrupt Enable (Default: 0x0)
This bit generates an interrupt when a Bus Error is asserted while the PCI
Controller is the G-Bus Master.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
2:0
Reserved
⎯
Figure 10.4.43 PCI Controller Interrupt Mask Register
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...