Chapter 10 PCI Controller
10-89
10.4.58 PDMAC Chain Address Register (PDMCA)
0xD200
63
48
Reserved
:
Type
: Initial value
47
36
35 32
Reserved PDMCA[35:32]
R/W
: Type
undefined
: Initial value
31
16
PDMCA[31:16]
R/W :
Type
Undefined
: Initial value
15
3 2 0
PDMCA[15:3] Reserved
R/W
:
Type
Undefined
: Initial value
Bits Mnemonic Field
Name
Description
Read/Write
63:36
Reserved
⎯
35:3
PDMCA
Chain Address
PDMAC Chain Address (Default is undefined)
The address of the next PDMAC Data Command Descriptor to be read is
specified by a G-Bus physical address on a 64-bit address boundary. This
register value is held without being affected by a Reset.
0 value judgement is performed when the lower 32 bits of this register are
rewritten. DMA transfer is automatically initiated if the result is not “0”.
R/W
2:0
Reserved
⎯
Figure 10.4.56 PDMAC Chain Address Register
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...