Chapter 10 PCI Controller
10-43
10.4.18 PCI Status Interrupt Mask Register (PCIMASK) 0xD08C
31
16
Reserved
: Type
: Initial value
15 14 13 12 11 10 9 8 7 0
DPEIE SSEIE RMAIE RTAIE STAIE
Reserved
MDPEIE
Reserved
R/W R/W R/W R/W R/W
R/W
:
Type
0x0 0x0 0x0 0x0 0x0
0x0
:
Initial
value
Bit Mnemonic Field
Name
Description
Read/Write
31:16
Reserved
⎯
15 DPEIE
Detected Parity
Error Interrupt
Enable
Detected Parity Error Interrupt Enable (Default: 0x0)
Generates an interrupt when a parity error is detected.
Usually, this interrupt is masked and a Master Data Parity error signals the
error to the system.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
14 SSEIE
Signaled System
Error Interrupt
Enable
Signaled System Error Interrupt Enable (Default: 0x0)
Generates an interrupt when a system error is signaled.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
13 RMAIE
Received Master
Abort Interrupt
Enable
Received Master Abort Interrupt Enable (Default: 0x0)
Generates an interrupt when a Master Abort is received.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
12 RTAIE
Received Target
Abort Interrupt
Enable
Received Target Abort Interrupt Enable (Default: 0x0)
Generates an interrupt when a Target Abort is received.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
11 STAIE
Signaled Target
Abort Interrupt
Enable
Signaled Target Abort Interrupt Enable (Default: 0x0)
Generates an interrupt when a Target Abort is signaled.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
13 RMA
Received Master
Abort
Received Master Abort (Default: 0x0)
This is a shadow register of the PCISTATUS.RMA bit.
R/W
12 RTA
Received Target
Abort
Received Target Abort (Default: 0x0)
This is a shadow register of the PCISTATUS.RTA bit.
R/W
11 STA
Signaled Target
Abort
Signaled Target Abort (Default: 0x0)
This is a shadow register of the PCISTATUS.STA bit.
R/W
10:9
Reseved
⎯
8 MDPEIE
Master Data
Parity Detected
Interrupt Enable
Master Data Parity Detected Interrupt Enable (Default: 0x0)
Generates an interrupt when data parity is detected.
1: Generates an interrupt.
0: Does not generate an interrupt.
R/W
7:0
Reserved
⎯
Figure 10.4.16 PCI Status Interrupt Mask Register
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...