Chapter 23 Notes on Use of TMPR4937
23-5
– Only one channel performs single transfer
(1) Single transfer performed with only one channel
Perform either (a) or (b) to prevent a malfunction.
(2) Single transfer performed with one channel and burst transfer
Perform (b) to prevent a malfunction.
– Two or more channels perform single transfer
(3) Single transfer (performed with two to four channels)
Perform (a) to prevent a malfunction.
(4) Single transfer performed with two to three channels and burst transfer
Perform (a) to prevent a malfunction. For the channel used for burst transfer, set the same offset to
DMSARn and DMDARn, or set 1 to DMCCRn.USEXFSZ. (Set the on-chip FIFO to be shared
with multiple DMA channels by which no data remains in FIFO.)
In dual address burst transfer, when 0 is set to the transfer size mode bit and the offset value is
different between source address and destination address, data may remain in FIFO. (See 8.3.8.2
Burst Transfer During Dual address Transfer.) When a bus error occurs during single transfer for
which workaround (a) is performed, data is erased if it remains in FIFO during burst transfer. This
occurs because FIFO is reset due to a bus error. Since DMAC does not detect data erasing, you
need to set FIFO to contain no data.
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...