Chapter 1 Overview and Features
1-4
(5) Serial I/O port (SIO)
The TX4937 has an on-chip 2-channel asynchronous serial I/O interface (full duplex UART)
•
Full duplex UART
×
2 channels
•
On-chip baud rate generator
•
FIFO
Transmission: on-chip 8-bit
×
8-stage FIFO
Reception: on-chip 13-bit
×
16-stage (data: 8 bits; status: 5 bits) FIFO
•
Supports DMA transfer
(6) Timer/Counter control (TMR)
The TX4937 has an on-chip 3-channel timer/counter
•
32-bit setup counter
×
3 channels
•
Supports 3 modes: Interval Timer mode, Pulse Generator mode, Watchdog Timer mode
•
Timer output pins: 2 pins
•
Count clock input pin: 1 pin
•
Watchdog external reset pin: 1 pin
(7) Parallel I/O port (PIO)
The TX4937 has a 16-bit parallel I/O port (8 bits of which are shared with CB[7:0])
•
Can set I/O direction and port type (totem pole output/open drain output) during output for
each bit
(8) AC-link Controller (ACLC)
The TX4937 on-chip AC-link Controller can connect and manipulate audio and/or modem
CODECs described in “Audio CODEC ’97 Revision 2.1”.
•
Supports up to 2 CODECs
•
Supports 16-bit PCM stereo channel recording and playback
•
Supports 16-bit surround, center, LFE channel playback
•
Supports variable rate audio recording and playback
•
Supports Line 1 for modem CODEC and GPIO slot
•
Supports AC-link low-power mode, Wake Up, and Warm Reset
Supports sample data input/output by DMA transfer
(9) Interrupt Controller (IRC)
The Interrupt Controller built into the TX4937 receives interrupt requests and external interrupts
from the TX4937 on-chip peripheral circuits and issues interrupt requests to the TX49/H3 core.
This controller has a 16-bit flag register that generates interrupt requests to an external device or
the TX49/H3 core.
•
Supports 19 types of internal interrupts from the on-chip peripheral circuits and 6 external
interrupt signal inputs
•
Sets 8 priority levels for each interrupt input
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...