Chapter 10 PCI Controller
10-45
Bit Mnemonic Field
Name
Description
Read/Write
11 MEM1PD
Memory 1
Window Prefetch
Disable
Memory 1 Window Prefetch Disable (Default: 0x0)
Prefetching during a G-Bus Burst Read transfer cycle to the Memory 1
Space is disabled when this bit is set to “1”. PCI Burst Read transactions
are not supported when prefetching is disabled.
Even if the setting of this bit is changed, prefetchable bits in the Base
Address Register of the PCI Configuration Space will not reflect this
change. We recommend using the default setting when the PCI Controller
is in the Satellite mode.
R/W
10 MEM2PD
Memory 2
Window Space
Prefetch Disable
Memory 2 Window Prefetch Disable (Default: 0x1)
Prefetching during a G-Bus Burst Read transfer cycle to the Memory 2
Space is disabled when this bit is set to “1”. PCI Burst Read transactions
are not supported when prefetching is disabled.
Even if the setting of this bit is changed, prefetchable bits in the Base
Address Register of the PCI Configuration Space will not reflect this
change. We recommend using the default setting when the PCI Controller
is in the Satellite mode.
R/W
9 TOBFR
Target Out-Bound
FIFO Reset
Target Out-Bound FIFO Reset (Default: 0x0)
The PCI Controller flushes the CORE internal Target Out-Bound FIFO
when “1” is written to this bit. This bit always reads out “0” when it is read.
This is a diagnostic function.
R/W
8 TIBFR
Target In-Bound
FIFO Reset
Target In-Bound FIFO Reset (Default: 0x0)
The PCI Controller flushes the CORE internal Target In-Bound FIFO when
“1” is written to this bit. This bit always read out “0” when it is read. This is a
diagnostic function.
R/W
7:0
Reserved
⎯
Figure 10.4.17 P2G Configuration Register (2/2)
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...