Chapter 15 Interrupt Controller
15-35
Bit Mnemonic Field
Name
Explanation
Read/Write
22
IS22
Interrupt Status 22 IRINTREQ [22] status
This bit indicates the PCIERR error status.
1: Interrupt requests
0: No interrupt requests
R
21
IS21
Interrupt Status 21 IRINTREQ [21] status
This bit indicates the NDFMC interrupt status.
1: Interrupt requests
0: No interrupt requests
R
20
⎯
⎯
Reserved
⎯
19
IS19
Interrupt Status 19 IRINTREQ [19] status
This bit indicates the TMR [2] interrupt status.
1: Interrupt requests
0: No interrupt requests
R
18
IS18
Interrupt Status 18 IRINTREQ [18] status
This bit indicates the TMR [1] interrupt status.
1: Interrupt requests
0: No interrupt requests
R
17
IS17
Interrupt Status 17 IRINTREQ [17] status
This bit indicates the TMR[0] interrupt status
1: Interrupt requests
0: No interrupt requests
R
16
IS16
Interrupt Status 16 IRINTREQ [16] status
This bit indicates the PCIC interrupt status
1: Interrupt requests
0: No interrupt requests
R
15
IS15
Interrupt Status 15 IRINTREQ [15] status
This bit indicates the PDMAC interrupt status.
1: Interrupt requests
0: No interrupt requests
R
14
IS14
Interrupt Status 14 IRINTREQ [14] status
This bit indicates the IRC interrupt status
1: Interrupt requests
0: No interrupt requests
R
13
IS13
Interrupt Status 13 IRINTREQ [13] status
This bit indicates the DMA [3] interrupt status
1: Interrupt requests
0: No interrupt requests
R
12
IS12
Interrupt Status 12 IRINTREQ [12] status
This bit indicates the status of DMA [2] interrupts.
1: Interrupt requests
0: No interrupt requests
R
11
IS11
Interrupt Status 11 IRINTREQ [11] status
This bit indicates the status of DMA [1] interrupts.
1: Interrupt requests
0: No interrupts requests
R
10
IS10
Interrupt Status 10 IRINTREQ [10] status
This bit indicates the status of DMA [0] interrupts.
1: Interrupt requests
0: No interrupt requests
R
Figure 15.4.14 Interrupt Source Status Register (2/3)
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...