Chapter 3 Signals
3-7
3.1.9
AC-link Interface Signals
Table 3.1.9 AC-link Interface Signals
Signal Name
Type
Description
Initial State
ACRESET
*
Output
AC '97 Master H/W Reset
ACRESET
*
shares the pin with the DMAREQ[2] signal. The boot configuration signal on
the ADDR[9] pin selects between ACRESET
*
and DMAREQ[2] (refer to Section “3.3 Pin
multiplex”).
Selected by
ADDR[9]
L: Low
H: Input
SYNC
Output
48 kHz Fixed Rate Sample Sync
SYNC shares the pin with the DMAACK[2] signal. The boot configuration signal on the
ADDR[9] pin selects between SYNC and DMAACK[2] (refer to Section “3.3 Pin
multiplex”).
Selected by
ADDR[9]
L: Low
H: High
SDOUT
Output
Serial, Time Division Multiplexed, AC '97 Output Stream
SDOUT shares the pin with the PIO[4] signal. The boot configuration signal on the
ADDR[9] pin selects between SDOUT and PIO[4] (refer to Section “3.3 Pin multiplex”).
Selected by
ADDR[9]
L: Low
H: Input
SDIN[1]
Input
Serial, Time Division Multiplexed, AC ‘97 Input Stream
When this pin is used as SDIN[1], pull down by the resister on the board. (Regarding the
value of register, please ask the Engineering Department in Toshiba).
Input
SDIN[0]
Input
Serial, Time Division Multiplexed, AC '97 Input Stream
SDIN[0] shares the pin with the PIO[3] signal. The boot configuration signal on the
ADDR[9] pin selects between SDIN[0] and PIO[3] (refer to Section “3.3 Pin multiplex”).
When this pin is used as SDIN[0], pull down by the resister on the board. (Regarding the
value of register, please ask the Engineering Department in Toshiba).
Input
BITCLK
Input
12.288 MHz Serial Data Clock
BITCLK shares the pin with the PIO[2] signal. The boot configuration signal on the
ADDR[9] pin selects between BITCLK and PIO[2] (refer to Section “3.3 Pin multiplex”).
When this pin is used as BITCLK, pull down by the resister on the board. (Regarding the
value of register, please ask the Engineering Department in Toshiba).
Input
3.1.10 Interrupt
Signals
Table 3.1.10 Interrupt Signals
Signal Name
Type
Description
Initial State
NMI
*
Input
PU
Non-Maskable Interrupt
Non-maskable interrupt signal.
Input
INT[5:0] Input
PU
External Interrupt Requests
External interrupt request signals.
INT[4:3] share pins with other function signals (refer to Section “3.3 Pin multiplex”).
Input
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...