Chapter 11 Serial I/O Port
11-19
11.4.4 Status Change Interrupt Status Register 0 (SISCISR0) 0xF30C (Ch. 0)
Status Change Interrupt Status Register 1 (SISCISR1) 0xF40C (Ch. 1)
31
16
Reserved
:
Type
:
Initial
value
15 6 5 4 3 2 1 0
Reserved OERS CTSS
RBRKD
TRDY TXALS
UBRKD
R/W0C
R
R
R
R
R/W0C :
Type
0 0 0 1 1 0
:
Initial
value
Bit Mnemonic Field
Name
Description
Read/Write
31:6
⎯
Reserved
⎯
⎯
5
OERS
Overrun Error
Overrun Error Status (Default: 0)
This bit is immediately set to “1” when an overrun error is detected. This bit
is cleared when a “0” is written.
R/W0C
4
CTSS
CTS Status
CTS Terminal Status (Default: 0)
This field indicates the status of the CTS signal.
1: The CTS signal is High.
0: The CTS signal is Low.
R
3
RBRKD
Receiving Break
Receive Break (Default: 0)
This bit is set when a break is detected. This bit is automatically cleared
when a frame that is not a break is received.
1: Current status is Break.
0: Current status is not Break.
R
2 TRDY
Transmission
Data Empty
Transmit Ready (Default: 1)
This bit is set to “1” if at least one stage in the Transmit FIFO is free.
R
1 TXALS
Transmission
Complete
Transmit All Sent (Default: 1)
This bit is set to “1” if the Transmit FIFO and all transmission shift registers
are empty.
R
0
UBRKD
Break Detected
UART Break Detect (Default: 0)
This bit is set when a break is detected. Once set, this bit remains set until
cleared by writing a “0” to it.
R/W0C
Figure 11.4.4 Status Change Interrupt Status Register
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...