Chapter 7 External Bus Controller
7-18
7.3.7.5 Ready
Input
Timing
The ACK*/Ready pin is used as a Ready input when in the Ready mode. The Ready input
timing is the same as the ACK* input timing explained in 7.3.7.4 ACK* Input Timing (External
ACK Mode) with the two following exceptions.
•
Ready must be a High Active signal.
•
When in the Ready mode, the Wait cycle count specified by EBCCRn.PWT:WT must be
inserted in order to delay the Ready signal check (see 7.3.6.3 Ready Mode).
Figure 7.3.13 Ready Input Timing (Read Cycle)
SYSCLK
CE
*
ADDR [19
:
0]
OE
*
DATA [31
:
0]
ACK
*
/READY (Input)
Latch Data
Acknowledge Ready
2 clocks
EBCCRn.PWT:WT=2
EBCCRn.SHWT=0
ACK
*
/READY
(Input)
2 clocks
SYSCLK
CE
*
ADDR [19
:
0]
OE
*
DATA [31
:
0]
Latch Data
Acknowledge Ready
EBCCRn.PWT:WT=2
EBCCRn.SHWT=0
Start Ready
Check
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...