Index
IX-5
configured
as I/O (CIO)
as memory (CM)
connected (CON)
cumulative SCSI byte count (CSBC)
current
function of input voltage
function of output voltage
cycle frame
D
D1_Support (D1S)
D2_Support (D2S)
data
(DATA)
acknowledge status (DACK)
compare mask
compare value
parity error reported (DPR)
paths
request status (DREQ)
structure address (DSA)
transfer direction (DDIR)
data_scale (DSCL[1:0])
data_select (DSLT[3:0])
data-in
data-out
DC characteristics
decode of MAD pins
default download mode
destination
address
I/O-memory enable (DIOM)
detected parity error (from slave) (DPE)
determining data transfer rate
device
ID (DID)
select
specific initialization (DSI)
DEVSEL/
timing (DT[1:0])
diffsens mismatch (DIFF)
DIP
direct
disable
auto FIFO clear (DISFC)
dual address cycle (DDAC)
halt on parity error or ATN (target only) (DHP)
internal load/store (DILS)
pipe req (DPR)
single initiator response (DSI)
disconnect
disconnect instruction
DMA
byte counter (DBC)
command (DCMD)
control (DCNTL)
,
direction (DDIR)
FIFO
,
(DF[7:0])
(DFIFO)
byte offset counter, bits [9:8] (BO[9:8])
empty (DFE)
sections
size (DFS)
interrupt
,
enable (DIEN)
,
interrupt pending (DIP)
interrupts
mode (DMODE)
,
,
next address (DNAD)
next address 64 (DNAD64)
SCRIPTS
pointer (DSP)
pointer save (DSPS)
status (DSTAT)
,
DSA
relative
relative selector (DRS)
DSPS register
dual address cycles
dynamic block move selector (DBMS)
E
enable
64-bit
direct BMOV (EN64DBMV)
table indirect BMOV (EN64TIBMV)
bus mastering (EBM)
I/O space (EIS)
jump on nondata phase mismatches (ENNDJ)
memory space (EMS)
parity
checking
checking (EPC)
error response (EPER)
phase mismatch jump (ENPMJ)
read
line (ERL)
multiple (ERMP)
response to
reselection (RRE)
selection (SRE)
wide SCSI (EWS)
enabling cache mode
encoded
chip SCSI ID (ENC[3:0])
destination SCSI ID
(ENC[3:0])
(ENID)
SCSI destination ID
entry storage address (ESA)
error reporting signals
even parity
expansion ROM base address
,
extend SREQ/SACK filtering (EXT)
external
clock
memory interface
configuration
diagram examples
multiple byte accesses
slow memory
memory read
memory timing
memory write
extra clock cycle of data setup (EXC)
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...