SCSI Registers
4-81
•
Residual data in the synchronous data FIFO – a
transfer other than synchronous data receive is
started with data left in the synchronous data FIFO.
UDC
Unexpected Disconnect
2
This bit is set when the LSI53C896 SCSI function is
operating in the initiator mode and the target device
unexpectedly disconnects from the SCSI bus. This bit is
only valid when the LSI53C896 SCSI function operates in
the initiator mode. When the SCSI function operates in
the low level mode, any disconnect causes an interrupt,
even a valid SCSI disconnect. This bit is also set if a
selection time-out occurs (it may occur before, at the
same time, or stacked after the STO interrupt, since this
is not considered an expected disconnect).
RST
SCSI RST/ Received
1
This bit is set when the LSI53C896 SCSI function detects
an active SRST/ signal, whether the reset is generated
external to the chip or caused by the Assert SRST/ bit in
the
register. This SCSI
reset detection logic is edge-sensitive, so that multiple
interrupts are not generated for a single assertion of the
SRST/ signal.
PAR
Parity Error
0
This bit is set when the LSI53C896 SCSI function detects
a parity error while receiving SCSI data. The Enable
Parity Checking bit (bit 3 in the
register) must be set for this bit to become
active. The LSI53C896 SCSI function always generates
parity when sending SCSI data.
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...