2-58
Functional Description
2.4 Serial EEPROM Interface
The LSI53C896 implements an interface that allows attachment of a
serial EEPROM device to the GPIO0 and GPIO1 pins for each SCSI
function. There are two modes of operation relating to the serial
EEPROM and the
and
registers for
each SCSI function. These modes are programmable through the
MAD[7] pin which is sampled at power-up or hard reset.
2.4.1 Default Download Mode
In this mode, MAD[7] is pulled down internally, GPIO0 is the serial data
signal (SDA) and GPIO1 is the serial clock signal (SCL). Certain data in
the serial EEPROM is automatically loaded into chip registers at
power-up or hard reset.
The format of the serial EEPROM data is defined in
. If the
download is enabled and an EEPROM is not present, or the checksum
fails, the
and
registers read back all
zeros. At power-up or hard reset, only five bytes are loaded into the chip
from locations 0xFB through 0xFF.
The
and
registers are read only, in
accordance with the PCI specification, with a default value of all zeros if
the download fails.
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...