3-4
Signal Descriptions
3.1 Internal Pull-ups on LSI53C896 Signals
Several LSI53C896 signals use internal pull-ups and pull-downs.
describes the conditions that enable these pull-ups and
pull-downs.
Table 3.1
LSI53C896 Internal Pull-ups and Pull-downs
Pin Name
Pull-up
current
Conditions for Pull-up
INTA/, INTB/, ALT_INTA/,
ALT_INTB/
25
µ
A
Pull-up enabled when the “AND-tree” mode is
enabled by driving TEST_RST/ LOW or when the
IRQ mode bit (bit 3 of DCNTL, 0X3B) is cleared.
1
INT_DIR, TCK, TDI,
TEST_RST/, TMS
25
µ
A
Pulled up internally.
AD[63:32], C_BE[7:4], PAR64
25
µ
A
Pulled up internally if not used.
GPIO[4:0]
−
25
µ
A
Pulled down internally when configured as inputs.
MAD[7:0]
−
25
µ
A
Pulled down internally.
TDO, TEST_HSC
−
25
µ
A
Pulled down internally.
1. When bit 3 of
is set, the pad becomes a totem pole output pad and will
drive both HIGH and LOW.
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...