4-32
Registers
R
Reserved
4
ENC[3:0]
Encoded Chip SCSI ID
[3:0]
These bits are used to store the LSI53C896 SCSI
function encoded SCSI ID. This is the ID which the chip
asserts when arbitrating for the SCSI bus. The IDs that
the LSI53C896 SCSI function responds to when selected
or reselected are configured in the
and
registers.
The priority of the 16 possible IDs, in descending order
is:
Register: 0x05
SCSI Transfer (SXFER)
Read/Write
Note:
When using Table Indirect I/O commands, bits [7:0] of this
register are loaded from the I/O data structure.
TP[2:0]
SCSI Synchronous Transfer Period
[7:5]
These bits determine the SCSI synchronous transfer
period used by the LSI53C896 SCSI function when
sending synchronous SCSI data in either the initiator or
target mode. These bits control the programmable
dividers in the chip.
Highest
Lowest
7
6
5
4
3
2
1
0 15 14 13 12 11 10 9
8
7
5
4
0
TP[2:0]
MO[4:0]
0
0
0
0
0
0
0
0
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...