4-4
Registers
R
Reserved
5
WIE
Write and Invalidate Enable
4
This bit allows the LSI53C896 to generate write and
invalidate commands on the PCI bus. The WIE bit in the
register must also be set for the
device to generate write and invalidate commands.
R
Reserved
3
EBM
Enable Bus Mastering
2
This bit controls the ability of the LSI53C896 to act as a
master on the PCI bus. A value of zero disables this
device from generating PCI bus master accesses. A
value of one allows the LSI53C896 to behave as a bus
master. The device must be a bus master in order to fetch
SCRIPTS instructions and transfer data.
EMS
Enable Memory Space
1
This bit controls the ability of the LSI53C896 to respond
to Memory space accesses. A value of zero disables the
device response. A value of one allows the LSI53C896 to
respond to Memory Space accesses at the address
range specified by the
and
Base Address Register Two (SCRIPTS
registers in the PCI configuration space.
EIS
Enable I/O Space
0
This bit controls the LSI53C896 response to I/O space
accesses. A value of zero disables the device response.
A value of one allows the LSI53C896 to respond to I/O
Space accesses at the address range specified by the
Base Address Register Zero (I/O)
register in the PCI
configuration space.
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...