PCI and External Memory Interface Timing Diagrams
6-15
–
Operating Register/SCRIPTS RAM Write, 32-Bit
–
Operating Register/SCRIPTS RAM Write, 64-Bit
•
Initiator Timing
–
Nonburst Opcode Fetch, 32-Bit Address and Data
–
Burst Opcode Fetch, 32-Bit Address and Data
–
Back to Back Read, 32-Bit Address and Data
–
Back to Back Write, 32-Bit Address and Data
–
Burst Read, 32-Bit Address and Data
–
Burst Read, 64-Bit Address and Data
–
Burst Write, 32-Bit Address and Data
–
Burst Write, 64-Bit Address and Data
•
External Memory Timing
–
–
–
128 Kbytes) Single Byte Access Read
–
128 Kbytes) Single Byte Access Write
–
128 Kbytes) Multiple Byte Access Read
–
128 Kbytes) Multiple Byte Access Write
–
–
–
–
6.4.1 Target Timing
Tables
through
and Figures
describe Target
timing.
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...