Index
IX-3
(SI)
(SID)
(SIEN0)
(SIEN1)
(SIGP)
(SIP)
(SIR)
(SIST0)
(SIST1)
(SLB)
(SLPAR)
(SLPHBEN)
(SLPMD)
(SLT)
(SMODE[1:0])
(SOCL)
(SODL)
(SOM)
(SOZ)
(SPL1)
(SRE)
(SRST)
(SRTM)
(SRUN)
(SSAID)
(SSE)
(SSI)
,
(SSID)
(SSM)
(SST)
(SSTAT0)
(SSTAT1)
(SSTAT2)
(START)
(STD)
(STEST0)
(STEST1)
(STEST2)
(STEST3)
(STEST4)
(STIME0)
(STIME1)
(STO)
(STR)
(STW)
(SWIDE)
(SXFER)
(SZM)
(TE)
(TEMP)
(TEOP)
(TP[2:0])
(TRG)
(TTM)
(TYP)
(UA)
(UDC)
,
(USE)
(V)
(VAL)
(VER[2:0])
(VUE0)
(VUE1)
(WATN)
(WIE)
(WOA)
(WRIE)
(WSR)
(WSS)
(ZMOD)
(ZSD)
Numerics
16-bit system (S16)
32/64-bit jump
32-bit addressing
3-State
64 Kbytes ROM read cycle
64-bit
addressing
addressing in SCRIPTS
SCRIPT selectors
table indirect indexing mode (64TIMOD)
8-bit/16-bit SCSI
A
A and B DIFFSENS SCSI signals
A[6:0]
A_DIFFSENS
A_GPIO0_ FETCH/
A_GPIO1_ MASTER/
A_GPIO2
A_GPIO3
A_GPIO4
-
-
-
-
-
A_SCTRL signals
A_SD[15:0]+-
A_SDP[1:0]+-
-
-
-
-
-
-
aborted (ABRT)
,
absolute maximum stress ratings
AC characteristics
ACK64/
acknowledge 64
active negation
active termination
AD[63:0]
adder sum output (ADDER)
address and data signals
address/data bus
alt interrupt
A
B
ALT_INTA/
ALT_INTB/
always wide SCSI (AWS)
arbitration
in progress (AIP)
mode bits 1 and 0 (ARB[1:0])
priority encoder test (ART)
signals
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...