4-16
Registers
Register: 0x40
Capability ID
Read Only
CID
Cap_ID
[7:0]
This register indicates the type of data structure currently
being used. It is set to 0x01, indicating the Power
Management Data Structure.
Register: 0x41
Next Item Pointer
Read Only
NIP
Next_Item_Ptr
[7:0]
Bits [7:0] contain the offset location of the next item in the
function’s capabilities list. The LSI53C896 has these bits
set to zero indicating no further extended capabilities
registers exist.
Registers: 0x42–0x43
Power Management Capabilities (PMC)
Read Only
PMES
PME_Support
[15:11]
Bits [15:11] define the power management states in
which the LSI53C896 will assert the PME pin. These bits
are all set to zero because the LSI53C896 does not
provide a PME signal.
7
0
CID
0
0
0
0
0
0
0
1
7
0
NIP
0
0
0
0
0
0
0
0
15
11
10
9
8
6
5
4
3
2
0
PMES
D2S D1S
AUXC
DSI
R
PMEC
VER[2:0]
0
0
0
0
0
1
1
0
0
0
0
0
0
0
1
0
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...