PCI and External Memory Interface Timing Diagrams
6-39
6.4.3 External Memory Timing
Tables
through
and Figures
through
describe
External Memory timing.
Table 6.31
External Memory Read
Symbol
Parameter
Min
Max
Unit
t
1
Shared signal input setup time
7
–
ns
t
2
Shared signal input hold time
0
–
ns
t
3
CLK to shared signal output valid
–
11
ns
t
11
Address setup to MAS/ HIGH
25
–
ns
t
12
Address hold from MAS/ HIGH
15
–
ns
t
13
MAS/ pulse width
25
–
ns
t
14
MCE/ LOW to data clocked in
160
–
ns
t
15
Address valid to data clocked in
205
–
ns
t
16
MOE/ LOW to data clocked in
100
–
ns
t
17
Data hold from address, MOE/, MCE/ change
0
–
ns
t
19
Data setup to CLK HIGH
5
–
ns
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...