PCI Functional Description
2-5
2.1.2.1 Interrupt Acknowledge Command
The LSI53C896 does not respond to this command as a slave and it
never generates this command as a master.
2.1.2.2 Special Cycle Command
The LSI53C896 does not respond to this command as a slave and it
never generates this command as a master.
Table 2.1
PCI Bus Commands and Encoding Types for the LSI53C896
C_BE[3:0]/
Command Type
Supported as Master
Supported as Slave
0000
Interrupt Acknowledge
No
No
0001
Special Cycle
No
No
0010
I/O Read
Yes
Yes
0011
I/O Write
Yes
Yes
0100
Reserved
N/A
N/A
0101
Reserved
N/A
N/A
0110
Memory Read
Yes
Yes
0111
Memory Write
Yes
Yes
1000
Reserved
N/A
N/A
1001
Reserved
N/A
N/A
1010
Configuration Read
No
Yes
1011
Configuration Write
No
Yes
1100
Memory Read Multiple
Yes
1
Yes (defaults to 0110)
1101
DAC
Yes
Yes
1110
Memory Read Line
Yes
1
Yes (defaults to 0110)
1111
Memory Write and Invalidate Yes
2
Yes (defaults to 0111)
1. See the
register.
2. See the
register.
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...