6-54
Specifications
Figure 6.31 Slow Memory (
≥
128 Kbytes) Read Cycle
Table 6.35
Slow Memory (
≥
128 Kbytes) Read Cycle
Symbol
Parameter
Min
Max
Unit
t
11
Address setup to MAS/ HIGH
25
–
ns
t
12
Address hold from MAS/ HIGH
15
–
ns
t
13
MAS/ pulse width
25
–
ns
t
14
MCE/ LOW to data clocked in
160
–
ns
t
15
Address valid to data clocked in
205
–
ns
t
16
MOE/ LOW to data clocked in
100
–
ns
t
17
Data hold from address, MOE/, MCE/ change
0
–
ns
t
18
Address out from MOE/, MCE/ HIGH
50
–
ns
t
19
Data setup to CLK HIGH
5
–
ns
CLK
(Driven by System)
1
2
3
4
5
6
7
8
9
10
MAD
(Addr driven by LSI53C896
High Order
Address
Middle Order
Address
Low Order
Address
MAS1/
(Driven by LSI53C896)
MAS0/
(Driven by LSI53C896)
MCE/
(Driven by LSI53C896)
MOE/
(Driven by LSI53C896)
MWE/
(Driven by LSI53C896)
t
13
t
11
t
12
t
15
t
16
Data drvn by mem)
t
14
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...