Index
IX-7
interrupt (Cont.)
status one (ISTAT1)
,
status zero (ISTAT0)
interrupt-on-the-fly instruction
interrupts
fatal vs. nonfatal interrupts
halting
masking
sample interrupt service routine
stacked interrupts
IRDY/
IRQ mode (IRQM)
issuing cache commands
J
JTAG boundary scan testing
jump
address
call a relative address
call an absolute address
control (PMJCTL)
if true/false
instruction
JUMP64 address
L
last disconnect (LDSC)
latched SCSI parity
(SDP0L)
for SD[15:8] (SPL1)
latency
timer (LT)
LED_CNTL (LEDC)
load and store instructions
prefetch unit and store instructions
load/store
load/store instructions
,
loopback enable
lost arbitration (LOA)
LSI53C700 family compatibility (COM)
LSI53C896
329 ball grid array
329 BGA mechanical drawing
new features
register map
LVD
driver SCSI signals
receiver SCSI signals
SCSI
LVDlink
benefits
operation
M
MAD
bus
bus programming
pins
MAD[0]
MAD[3:1]
MAD[4]
MAD[5]
MAD[6]
MAD[7:0]
MAD[7]
mailbox one (MBOX1)
,
mailbox zero (MBOX0)
manual start mode (MAN)
MAS0/
MAS1/
masking
master
control for set or reset pulses (MASR)
data parity error (MDPE)
,
enable (ME)
parity error enable (MPEE)
max SCSI synchronous offset (MO[4:0])
Max_Lat (ML)
maximum stress ratings
MCE/
memory
address strobe 0
address strobe 1
address/data bus
chip enable
I/O address/DSA offset
move
move instructions
no flush option
move read selector (MMRS)
move write selector (MMWS)
output enable
read
,
read caching
read command
read line
,
read line command
read multiple
read multiple command
space
to memory
to memory moves
write
write and invalidate
write and invalidate command
write caching
write command
write enable
min_gnt (MG)
MOE/_TESTOUT
,
move to/from SFBR cycles
multiple cache line transfers
MWE/
N
new capabilities (NC)
new features in the LSI53C896
next item pointer register
Next_Item_Ptr (NIP)
no download mode
no flush
store instruction only
nonburst opcode fetch
32-bits address and data
normal/fast memory ( 128 Kbytes)
multiple byte access read cycle
multiple byte access write cycle
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...