Parallel ROM Interface
2-57
available to the LSI53C896.
shows the memory space
associated with the possible values of MAD[3:1]. The MAD[3:1] pins are
fully described in
Chapter 3, “Signal Descriptions.”
To use one of the configurations mentioned above in a host adapter
board design, put 4.7 k
Ω
pull-up resistors on the MAD pins
corresponding to the available memory space. For example, to connect
to a 64 Kbytes external ROM, use a pull-up on MAD[2]. If the external
memory interface is not used, MAD[3:1] should be pulled HIGH.
Note:
There are internal pull-downs on all of the MAD bus
signals.
The LSI53C896 allows the system to determine the size of the available
external memory using the
register in the
PCI configuration space. For more information on how this works, refer
to the PCI specification or the Expansion ROM Base Address register
description in
MAD[0] is the slow ROM pin. When pulled up, it enables two extra clock
cycles of data access time to allow use of slower memory devices. The
external memory interface also supports updates to flash memory.
Table 2.7
Parallel ROM Support
MAD[3:1]
Available Memory Space
000
16 Kbytes
001
32 Kbytes
010
64 Kbytes
011
128 Kbytes
100
256 Kbytes
101
512 Kbytes
110
1024 Kbytes
111
no external memory present
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...