6-50
Specifications
Figure 6.29 Normal/Fast Memory (
≥
128 Kbytes) Multiple Byte Access Read Cycle
CLK
(Driven by System)
PAR
(Driven by LSI53C896-
IRDY/
(Driven by Master)
TRDY/
(Driven by LSI53C896)
STOP/
(Driven by LSI53C896)
DEVSEL/
(Driven by LSI53C896)
AD[31:0]
(Driven by LSI53C896-
C_BE[3:0]/
(Driven by Master)
FRAME/
(Driven by Master)
Master-Addr; Data)
Master-Addr;-Data)
MAD
(Addr Driven by LSI53C896
MAS1/
(Driven by LSI53C896)
MAS0/
(Driven by LSI53C896)
MCE/
(Driven by LSI53C896)
MOE/
(Driven by LSI53C896)
MWE/
(Driven by LSI53C896)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
In
Addr
CMD
Byte Enable
In
Data Driven by Memory)
High Order
Address
Order
Address
Middle
Order
Address
Low
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...