PCI and External Memory Interface Timing Diagrams
6-33
Figure 6.22 Burst Read, 64-Bit Address and Data
t
1
t
2
CLK
(Driven by System)
GPIO0_FETCH/
(Driven by LSI53C896)
GPIO1_MASTER/
(Driven by LSI53C896)
REQ/
(Driven by LSI53C896)
PAR; PAR64
(Addr drvn by LSI53C896;-
IRDY/
(Driven by LSI53C896)
TRDY/
(Driven by Target)
STOP/
(Driven by Target)
DEVSEL/
(Driven by Target)
AD[31:0]
(Driven by LSI53C896-
C_BE[3:0]/
(Driven by LSI53C896)
t
3
GNT/
(Driven by Arbiter)
FRAME/
(Driven by LSI53C896)
Addr
Out Lo
t
2
Addr; Target-Data)
Data drvn by Target)
BE
Data In
Out
In
In
REQ64/
(Driven by LSI53C896)
ACK64/
(Driven by Target)
Addr
Out Hi
t
2
Bus
Dual
Addr
CMD
AD[63:32]
(Driven by LSI53C896-
C_BE[7:4]/
(Driven by LSI53C896)
Addr; Target-Data)
BE
Data In
Hi Address
Bus CMD
In
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...