608
Table A.42 Bit Functions (cont)
Description
Bit
Bit Name
Value
DRAM Space
(BCRDRAME = 1)
Area 1 External Memory Space
(BCRDRAME = 1)
1
Write wait
state control
0
Column address cycle: 1 cycle
(short-pitch)
Setting prohibited
(WW1)
1
Column address cycle: Wait state
is 2
WAIT
(long-pitch)
(Initial value)
Wait state is 2
WAIT
Note:
*
During a CBR refresh, the
WAIT
signal is ignored and the wait state inserted using the
RLW1 and RLW0 bits.
A.2.42
Wait State Control Register 2 (WCR2)
BSC
•
Start Address: H'5FFFFA4
•
Bus Width: 8/16/32
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
DRW7
DRW6
DRW5
DRW4
DRW3DRW2
DRW1
DRW0
Initial value:
1
1
1
1
1
1
1
1
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
DWW7
DWW6
DWW5
DWW4
DWW3DWW2
DWW1
DWW0
Initial value:
1
1
1
1
1
1
1
1
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...