208
DMAC (R): DMAC read cycle
DMAC (W): DMAC write cycle
CK
DREQ
DACK
Bus cycle
T2
Tw
T1
CPU
CPU
DMAC (R)
CPU
CPU
T2
Tw
T1
CPU
DMAC (W)
Figure 9.18
DREQ
Sampling Timing in Cycle-Steal Mode (Output with
DREQ
Level
Detection and DACK Active-Low) (Dual Address Mode, Bus Cycle = 2 1 Wait State)
CK
DREQ
DACK
Bus cycle
Tc
Tr
Tp
Tc
CPU
CPU
CPU
DMAC
CPU
CPU
Tc
Tr
Tp
Tc
DMAC
Note:
When
DREQ
is negated at the fourth state of the DMAC cycle, the next DMA transfer will
be executed because the sampling is performed at the second state of the DMAC cycle.
Figure 9.19
DREQ
Sampling Timing in Cycle-Steal Mode (Output with
DREQ
Level
Detection and DACK Active-Low) (Single Address Mode, Bus Cycle = DRAM Bus Cycle
(Long Pitch Normal Mode))
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...