408
14.1.2
Block Diagram
Figure 14.1 shows a block diagram of the A/D converter.
10-bit
D/A
ADDRA
ADDRB
ADDRC
ADDRD
Bus interface
Module data bus
Analog
multi-
plexer
Control circuit
Successive approxi-
mations register
+
–
Comparator
Sample-and-
hold circuit
ADI
interrupt
signal
V
ref
AV
SS
AN0
AN1
AN2
AN3
AN4
AN5
AN6
AN7
φ
/8
φ
/16
ADCSR
ADCR
AV
CC
A/D converter
Internal
data bus
ADTRG
ADCR: A/D control register
ADCSR: A/D control/status register
ADDRA: A/D data register A
ADDRB: A/D data register B
ADDRC: A/D data register C
ADDRD: A/D data register D
Figure 14.1 Block Diagram of A/D Converter
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...