171
RD
Tp
Tr
Tc1
Tc2
Manual reset
CK
RES
A0–A21
RAS
CAS
Column address
RES latch
timing
Row address
FFFF
Figure 8.40 Long-Pitch Mode Read (1)
Tp
Tr
Tc1
Tc2
Manual reset
RD
CK
RES
A0–A21
RAS
CAS
RES latch
timing
Row address
FFFF
Figure 8.41 Long-Pitch Mode Read (2)
For the signal output shown by solid lines, DRAM data may not be held. Therefore, when DRAM
data must be held after a reset, take one of the measures described below.
1. When resetting manually, use the watchdog timer (WDT) reset function.
2. Even if the low width of
RAS
becomes as short as 1.5 tcyc as shown above, use with a
frequency that satisfies the DRAM standard (t
RAS
).
3. Even if the low width of
RAS
is 1.5 tcyc, use an external circuit so that a
RAS
signal with a
low width of 2.5 tcyc is input in the DRAM (if the low width of
RAS
is higher than 2.5 tcyc,
operate so that the current waveform is input in the DRAM).
These measures are not required when DRAM data is initialized or loaded again after a manual
reset.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...