46
RES = 0, NMI = 1
RES = 0, NMI = 0
Power-on reset state
Manual reset state
Program execution state
Bus-release-state
Exception handling state
RES = 1,
NMI = 0
RES = 1,
NMI = 1
When an interrupt source
or DMA address error occurs
NMI interrupt
source occurs
Exception
handling
ends
Bus request
generated
Exception
handling
source occurs
Bus request
cleared
Bus request
generated
Bus request
cleared
SLEEP instruction
with SBY bit cleared
SLEEP
instruction with
SBY bit set
From any state when
RES = 0 and NMI = 1
From any state when
RES = 0 and NMI = 0
Reset states
Power-down state
Bus request
generated
Bus request
cleared
Standby mode
Sleep mode
Figure 2.6 Transitions Between Processing States
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...