199
CK
A21–A0
CS
n
D15–D0
DACK
WRH
WRL
Address output to external memory space
Data output from external device with DACK
DACK signal to external device with DACK
(active-low)
WR
signal to external memory space
(a) External device with DACK to external memory space
CK
A21–A0
CS
n
D15–D0
RD
Address output to external memory space
Data output from external memory space
RD
signal to external memory space
DACK signal to external device with DACK
(active-low)
DACK
(b) External memory space to external device with DACK
Figure 9.7 Examples of DMA Transfer Timing in Single Address Mode
•
Dual Address Mode
In dual address mode, both the transfer source and destination are accessed (selectable) by an
address. The source and destination can be located externally or internally. The source is
accessed in the read cycle and the destination in the write cycle, so the transfer is performed in
two separate bus cycles. The transfer data is temporarily stored in the DMAC. Figure 9.8
shows an example of a transfer between two external memories in which data is read from one
memory in the read cycle and written to the other memory in the following write cycle.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...