570
Table A.11 SSR Bit Functions (cont)
Bit
Bit name
Value
Description
2
Transmit end
(TEND)
0
Indicates that transmission is in progress
Clear Conditions: (1) 0 written in TDRE after reading TDRE = 1;
(2) Data written to TDR by DMAC
1
Indicates that transmission has ended
(Initial value)
Set Conditions: (1) Reset or standby mode; (2) TE bit in SCR is 0;
(3) TDRE = 1 when the final bit of a 1-byte serial transmit character
is transmitted
1
Multiprocessor
bit (MPB)
0
Indicates that data with multiprocessor bit = 0 has been received
(Initial value)
1
Indicates that data with multiprocessor bit = 1 has been received
0
Multiprocessor
0
0 transmitted as the multiprocessor bit
(Initial value)
bit transfer
(MPBT)
1
1 transmitted as the multiprocessor bit
A.2.6
Receive Data Register (RDR)
SCI
•
Start Address: H'5FFFEC5 (channel 0), H'5FFFECD (channel 1)
•
Bus Width: 8/16
Register Overview:
Bit:
7
6
5
4
32
1
0
Bit name:
Initial value:
0
0
0
0
0
0
0
0
R/W:
R
R
R
R
R
R
R
R
Bit
Bit name
Description
7–0
(Receive serial data storage)
Store the serial data received
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...