648
The following table shows the states of bus control pins and external bus pins in accesses of
various address spaces.
Table B.2
Pin States in Address Space Accesses
On-Chip Peripheral Modules
16-Bit Space
Pin Name
On-Chip
ROM Space
On-Chip
RAM Space
8-Bit
Space
Upper
Byte
Lower
Byte
Word
CS7
–
CS0
High
High
High
High
High
High
RAS
High
High
High
High
High
High
CASH
High
High
High
High
High
High
CASL
High
High
High
High
High
High
AH
Low
Low
Low
Low
Low
Low
RD
R
High
High
High
High
High
High
W
—
High
High
High
High
High
WRH
/
LBS
R
High
High
High
High
High
High
W
—
High
High
High
High
High
WRL
/
WR
R
High
High
High
High
High
High
W
—
High
High
High
High
High
A0/
HBS
A0
A0
A0
A0
A0
A0
A21–A1
Address
Address
Address
Address
Address
Address
AD15–AD8
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
AD7–AD0
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
DPH
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
DPL
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
R: Read
W: Write
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...