168
BACK
BREQ
If BACK has not gone low after waiting for the maximum
number of states
*
before the SuperH releases the bus, return
BREQ to the high level.
Note:
*
For details see section 8.11.3, Maximum Number of States from BREQ Input to Bus Release.
BACK does not go low.
Refresh request
Figure 8.37
BACK
Operation in Response to Refresh Request (2)
3. If a refresh request is generated during DMA transfer in burst mode, the DMA transfer is
halted and a refresh is executed.
8.10.2
BACK
Operation
1.
BACK
operation
When an internal refresh is requested during an attempt to assert the
BACK
signal and BACK
is not asserted but remains high, a momentary narrow pulse-shaped spike may be output, as
shown below.
BACK
BREQ
Refresh demand
Spike pulse width is approx. 2 to 5 ns.
2. Preventing spikes in the
BACK
signal
The following measures should be taken to prevent spikes in the
BACK
signal:
a. When
BREQ
is input to release the bus, make sure that a conflict with a refresh operation
does not occur. Stop the refresh operation or operate the refresh timer counter (RTCNT) or
the refresh time constant register (RTCOR) of the bus controller (BSC) to shift the refresh
timing.
b. A spike in the
BACK
signal has a narrow pulse width of approximately 2 to 5 ns, which
can be eliminated by using a capacitor as shown in the figure below.
For example, adding a capacitance of 220 pF can raise the minimum voltage of the spike
above 2.0 V.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...