103
8.1.3
Pin Configuration
Table 8.1 shows the BSC pin configuration.
Table 8.1
Pin Configuration
Name
Abbreviation
I/O
Function
Chip select 7–0
CS7
–
CS0
O
Chip select signal that indicates the area being
accessed
Read
RD
O
Strobe signal that indicates the read cycle
High write
WRH
O
Strobe signal that indicates write cycle to upper 8
bits
Low write
WRL
O
Strobe signal that indicates write cycle to lower 8
bits
Write
WR
*
1
O
Strobe signal that indicates write cycle
High byte strobe
HBS
*
2
O
Strobe signal that indicates access to upper 8 bits
Low byte strobe
LBS
*
3
O
Strobe signal that indicates access to lower 8 bits
Row address strobe
RAS
O
DRAM row address strobe signal
High column
address strobe
CASH
O
Column address strobe signal for accessing the
upper 8 bits of the DRAM
Low column
address strobe
CASL
O
Column address strobe signal for accessing the
lower 8 bits of the DRAM
Address hold
AH
O
Signal for holding the address for address/data
multiplexing
Wait
WAIT
I
Wait state request signal
Address bus
A21–A0
O
Address output
Data bus
AD15–AD0
I/O
Data I/O. During address/data multiplexing,
address output and data input/output
Data bus parity high
DPH
I/O
Parity data I/O for upper byte
Data bus parity low
DPL
I/O
Parity data I/O for lower byte
Notes:
*
1 Doubles with the
WRL
pin. (Selected by the BAS bit in BCR. See section 8.2.1, Bus
Control Register (BCR), for details.)
*
2 Doubles with the A0 pin. (Selected by the BAS bit in BCR. See section 8.2.1, Bus
Control Register (BCR), for details.)
*
3 Doubles with the
WRH
pin. (Selected by the BAS bit in BCR. See section 8.2.1, Bus
Control Register (BCR), for details.)
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...