64
4.7
Stack Status after Exception Handling
Table 4.10 shows the stack after exception handling.
Table 4.10
Stack after Exception Handling
Type
Stack Status
Type
Stack Status
Address
error
Upper 16 bits
Lower 16 bits
Upper 16 bits
Lower 16 bits
SR
Address of
instruction
after instruc-
tion that has
finished
executing
SP
Interrupt
Upper 16 bits
Lower 16 bits
Upper 16 bits
Lower 16 bits
SR
Address of
instruction
after instruc-
tion that
has finished
executing
SP
Trap
instruc-
tion
Upper 16 bits
Lower 16 bits
Upper 16 bits
Lower 16 bits
SR
Address of
instruction
after TRAPA
instruction
SP
Illegal
slot
instruc-
tion
Upper 16 bits
Lower 16 bits
Upper 16 bits
Lower 16 bits
SR
Branch
destination
address of
delayed
branch
instuction
SP
General
illegal
instruc-
tion
Upper 16 bits
Lower 16 bits
Upper 16 bits
Lower 16 bits
SR
Start add-
ress of
illegal
instruction
SP
Note:
Stack status is based on a bus width of 16 bits.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...