345
12.3.4Timing of Overflow Flag (OVF) Setting
In interval timer mode, when TCNT overflows the OVF flag in TCSR is set to 1 and an interval
timer interrupt is requested (figure 12.6).
H'FF
H'00
CK
TCNT
Overflow signal
(internal signal)
OVF
Figure 12.6 Timing of OVF Setting
12.3.5
Timing of Watchdog Timer Overflow Flag (WOVF) Setting
When TCNT overflows the WOVF bit in RSTCSR is set to 1 and a
WDTOVF
signal is output.
When the RSTE bit is set to 1, TCNT overflow enables an internal reset signal to be generated for
the entire chip (figure 12.7).
H'FF
H'00
CK
TCNT
Overflow signal
(internal signal)
WOVF
Figure 12.7 Timing of WOVF Bit Setting and Internal Reset
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...