600
A.2.34
Interrupt Control Register (ICR)
INTC
•
Start Address: H'5FFFF8E
•
Bus Width: 8/16/32
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
NMIL
—
—
—
—
—
—
NMIE
Initial value:
*
0
0
0
0
0
0
0
R/W:
R
—
—
—
—
—
—
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
IRQ0S
IRQ1S
IRQ2S
IRQ3S
IRQ4S
IRQ5S
IRQ6S
IRQ7S
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note:
*
NMI pin input high: 1
NMI pin input low: 0
Table A.35 ICR Bit Functions
Bit
Bit Name
Value
Description
15
NMI input level (NMIL)
0
Low input to NMI pin
1
High input to NMI pin
8
NMI edge select (NMIE)
0
Interrupt request sensed at falling edge of
NMI input
(Initial value)
1
Interrupt request sensed at rising edge of
NMI input
7–0
IRQ0–7 sense select
(IRQ0–IRQ7)
0
Interrupt request sensed at
IRQ
input low
level
(Initial value)
1
Interrupt request sensed at
IRQ
input
falling edge
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...