187
•
Bit 2 (Address Error Flag Bit (AE)): AE indicates that an address error has occurred in the
DMAC. When this flag is set to 1, the channel cannot be enabled even if the DE bit in the
DMA channel control register (CHCR) and the DME bit are set to 1. To clear the AE bit, read
1 from it and then write 0. It is initialized to 0 by a reset and in standby mode.
Bit 2: AE
Description
0
No DMAC address error
(Initial value)
To clear the AE bit, read 1 from it and then write 0
1
Address error by DMAC
•
Bit 1 (NMI Flag Bit (NMIF)): NMIF indicates that an NMI interrupt has occurred. When this
flag is set to 1, the channel cannot be enabled even if the DE bit in CHCR and the DME bit are
set to 1. To clear the NMIF bit, read 1 from it and then write 0. It is initialized to 0 by a reset
and in standby mode.
Bit 1: NMIF
Description
0
No NMI interrupt
(Initial value)
To clear the NMIF bit, read 1 from it and then write 0
1
NMI has occurred
•
Bit 0 (DMA Master Enable Bit (DME)): DME enables or disables DMA transfers on all
channels. A channel becomes enabled for a DMA transfer when the DE bit in each DMA's
CHCR and the DME bit are set to 1. For this to be effective, however, the TE bit of each
CHCR and the NMIF and AE bits must all be 0. When the DME bit is cleared, all channel
DMA transfers are aborted.
Bit 0: DME
Description
0
DMA transfers disabled on all channels
(Initial value)
1
DMA transfers enabled on all channels
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...