588
A.2.24
DMA Source Address Registers 0–3 (SAR0–SAR3)
DMAC
•
Start Address: H'5FFFF40 (channel 0), H'5FFFF50 (channel 1), H'5FFFF60 (channel 2),
H'5FFFF70 (channel 3)
•
Bus Width: 16/32
Register Overview:
Bit:
31
30
29
28
27
26
25
24
Bit name:
Initial value:
*
*
*
*
*
*
*
*
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
2322
21
20
19
18
17
16
Bit name:
Initial value:
*
*
*
*
*
*
*
*
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
15
14
1312
11
10
9
8
Bit name:
Initial value:
*
*
*
*
*
*
*
*
R/W: R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
7
6
5
4
32
1
0
Bit name:
Initial value:
*
*
*
*
*
*
*
*
R/W: R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Note:
*
Undetermined
Table A.25 SAR0–SAR3 Bit Functions
Bit
Bit name
Description
31–0
(Specifies transfer source address)
Specifies the address of the DMA transfer source
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...