400
Error handling
End
ORER = 1?
No
Clear ORER bit in SSR to 0
Yes
Overrun error handling
Figure 13.18 Sample Flowchart for Serial Receiving (cont)
Bit 7
Bit 0
Bit 7
Bit 0
Bit 1
Bit 6
Serial
clock
Serial
data
Receive direction
Bit 7
RXI interrupt handler
reads data in RDR
and clears RDRF to 0
1 frame
RXI request
RXI request
Overrun
error, ERI
request
RDRF
ORER
Figure 13.19 Example of SCI Receive Operation
In receiving, the SCI operates as follows:
1. The SCI synchronizes with serial clock input or output and initializes internally.
2. Receive data is shifted into RSR in order from the LSB to the MSB. After receiving the data,
the SCI checks that RDRF is 0 so that receive data can be loaded from RSR into RDR. If this
check passes, the SCI sets RDRF to 1 and stores the received data in RDR. If the check does
not pass (receive error), the SCI operates as indicated in table 13.8. When the error flag is set
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...