25
Table 2.8
Addressing Modes and Effective Addresses (cont)
Addressing
Mode
Mnemonic
Expression
Effective Addresses Calculation
Equation
Indirect
register
addressing
with
displace-
ment
@(disp:4, Rn)
The effective address is Rn plus a 4-bit
displacement (disp). disp is zero-extended, and
remains the same for a byte operation, is doubled
for a word operation, and is quadrupled for a
longword operation.
Rn
Rn + disp
×
1/2/4
+
×
1/2/4
disp
(zero-extended)
Byte: Rn +
disp
Word: Rn +
disp
×
2
Longword:
Rn + disp
×
4
Indirect
indexed
register
addressing
@(R0, Rn)
Rn
R0
Rn + R0
+
Rn + R0
Indirect
GBR
addressing
with
displace-
ment
@(disp:8,
GBR)
The effective address is the GBR value plus an 8-
bit displacement (disp). The value of disp is zero-
extended, and remains the same for a byte
operation, is doubled for a word operation, and is
quadrupled for a longword operation.
GBR
1/2/4
GBR
+ disp
×
1/2/4
+
×
disp
(zero-extended)
Byte: GBR +
disp
Word: GBR +
disp
×
2
Longword:
GBR + disp
×
4
Indirect
indexed
GBR
addressing
@(R0, GBR)
The effective address is the GBR value plus the R0
value.
GBR
R0
GBR + R0
+
GBR + R0
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...