322
•
Bit 1 (Group 1 Non-Overlap Mode (G1NOV)): G1NOV selects ordinary or non-overlap mode
for TPC output group 1 (TP7–TP4).
Bit 1: G1NOV
Description
0
TPC output group 1 operates normally (output value updated
according to compare match A of the ITU channel selected by TPCR)
(Initial value)
1
TPC output group 1 operates in non-overlap mode (1 output and 0
output can be performed independently according to compare match
A and B of the ITU channel selected by TPCR)
•
Bit 0 (Group 0 Non-Overlap Mode (G0NOV)): G0NOV selects ordinary or non-overlap mode
for TPC output group 0 (TP3–TP0).
Bit 0: G0NOV
Description
0
TPC output group 0 operates normally (output value updated
according to compare match A of the ITU channel selected by TPCR)
(Initial value)
1
TPC output group 0 operates in non-overlap mode (1 output and 0
output can be performed independently according to compare match A
and B of the ITU channel selected by TPCR)
11.3
Operation
11.3.1
Overview
When corresponding bits in the PBCR1, PBCR2, NDERA, and NDERB registers are set to 1, TPC
output is enabled and the PBDR data register values are output. After that, when the compare
match event selected by TPCR occurs, the next data register contents (NDRA and NDRB) are
transferred to PBDR and output values are updated. Figure 11.2 illustrates the TPC output
operation.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...