
82
6.1.2
Block Diagram
Figure 6.1 shows a block diagram of the user break controller.
Internal bus
Bus
interface
Break condition comparator
Module bus
BBR
BAMRH
BARH
BAMRL
BARL
Interrupt request
Interrupt controller
User break
interrupt
generating
circuit
UBC
BARH, BARL: Break address registers H and L
BAMRH, BAMRL: Break address mask registers H and L
BBR: Break bus cycle register
Figure 6.1 Block Diagram of User Break Controller
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...