350
•
Four types of interrupts: Transmit-data-empty, transmit-end, receive-data-full, and receive-
error interrupts are requested independently. The transmit-data-empty and receive-data-full
interrupts can start the direct memory access controller (DMAC) to transfer data.
13.1.2
Block Diagram
Figure 13.1 shows a block diagram of the SCI.
Parity
generation
Parity check
Transmit/
receive control
Baud rate
generator
Clock
External clock
Bus interface
Internal
data bus
RxD
RDR
TDR
RSR
TSR
SSR
SCR
SMR
BRR
φ
φ
/4
φ
/16
φ
/64
TEI
TXI
RXI
ERI
SCK
TxD
SCI
Module data bus
RSR: Receive shift register
SMR: Serial mode register
RDR: Receive data register
SCR: Serial control register
TSR: Transmit shift register
SSR: Serial status register
TDR: Transmit data register
BRR: Bit rate register
Figure 13.1 Block Diagram of SCI
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...