615
A.2.47
Refresh Timer Control/Status Register (RTCSR)
BSC
•
Start Address: H'5FFFFAE
•
Bus Width: 8/16/32 (read), 16 (write)
Register Overview:
Bit:
15
14
1312
11
10
9
8
Bit name:
—
—
—
—
—
—
—
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
—
—
—
—
—
—
—
—
Bit:
7
6
5
4
32
1
0
Bit name:
CMF
CMIE
CKS2
CKS1
CKS0
—
—
—
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
—
—
—
Table A.48 RSTCR Bit Functions
Bit
Bit Name
Value
Description
7
Compare match flag (CMF)
0
RTCNT and RTCOR values do not match(Initial value)
Clear Condition: CMF read, then 0 written in CMF
1
RTCNT and RTCOR values match
6
Compare match interrupt
0
Compare match interrupt (CMI) disabled (Initial value)
enable (CMIE)
1
Compare match interrupt (CMI) enabled
5–3Clock select 2–0 (CKS2–
0
0
0
Clock input disabled
(Initial value)
CKS0)
0
0
1
φ
/2
0
1
0
φ
/8
0
1
1
φ
/32
1
0
0
φ
/128
1
0
1
φ
/512
1
1
0
φ
/2048
1
1
1
φ
/4096
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...