244
Bit 2:
TPSC2
Bit 1:
TPSC1
Bit 0:
TPSC0
Counter Clock (and Cycle when
φ
= 10 MHz)
0
0
0
Internal clock
φ
(Initial value)
1
Internal clock
φ
/2
1
0
Internal clock
φ
/4
1
Internal clock
φ
/8
1
0
0
External clock A (TCLKA)
1
External clock B (TCLKB)
1
0
External clock C (TCLKC)
1
External clock D (TCLKD)
10.2.10
Timer I/O Control Register (TIOR)
The timer I/O control register (TIOR) is an eight-bit read/write register that selects the output
compare or input capture function for general registers GRA and GRB. It also selects the function
of the TIOCA and TIOCB pins. If output compare is selected, TIOR also selects the output
settings. If input capture is selected, TIOR also selects the input capture edge. TIOR is initialized
to H'88 or H'08 by a reset and in standby mode. Each ITU channel has one TIOR.
Table 10.8
Timer I/O Control Register (TIOR)
Channel
Abbrevi-
ation
Function
0
TIOR0
1
TIOR1
2
TIOR2
3
TIOR3
4
TIOR4
Bit:
7
6
5
4
3
2
1
0
Bit name:
—
IOB2
IOB1
IOB0
—
IOA2
IOA1
IOA0
Initial value:
*
0
0
0
1
0
0
0
R/W:
—
R/W
R/W
R/W
—
R/W
R/W
R/W
Note:
*
Undefined
•
Bit 7 (Reserved): Bit 7 is read as undefined. The write value should be 0 or 1.
TIOR controls the GRs. Some functions vary during PWM. When
channels 3 and 4 are set for complementary PWM mode/reset-
synchronized PWM mode, TIOR3 and TIOR4 settings are not valid.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...