112
Table 8.5
Single-Mode DMA Memory Read Cycle States (External Memory Space)
Single-Mode DMA Memory Read Cycle States
(External Memory Space)
Bits 15–8:
DRW7–DRW0
WAIT
Pin Input
Signal
External Memory Space
DRAM Space
Multiplexed
I/O
0
Not sampled during
single-mode DMA
memory read cycle
*
Areas 1, 3–5,7: 1 state,
fixed
Areas 0, 2, 6: 1 state +
long wait state
Column address
cycle: 1 state,
fixed (short pitch)
4
wait states
from
WAIT
1
Sampled during
single-mode DMA
memory read cycle
(Initial value)
Areas 1, 3–5, 7: 2 states
+ wait states from
WAIT
Areas 0, 2, 6: 1 state +
long wait state + wait
state from
WAIT
Column address
cycle: 2
wait state from
WAIT
(long pitch)
Note:
*
Sampled in the address/data multiplexed I/O space.
•
Bits 7–0 (Single-Mode DMA Memory Write Wait State Control (DWW7–DWW0)): DWW7–
DWW0 determine the number of states in single-mode DMA memory write cycles for each
area and whether or not to sample the
WAIT
signal. Bits DWW7–DWW0 correspond to areas
7–0, respectively. If a bit is cleared to 0, the
WAIT
signal is not sampled during the single-
mode DMA memory write cycle for the corresponding area. If it is set to 1, sampling takes
place.
The number of states for areas accesses based on bit settings is the same as indicated for
single-mode DMA memory read cycles. See bits 15–8, Wait State Control During Single-
Mode DMA Memory Transfer (DRW7–DRW0), for details.
Table 8.6 summarizes single-mode DMA memory write cycle state information.
Summary of Contents for HD6417032
Page 21: ......
Page 35: ...xiv ...
Page 85: ...50 ...
Page 101: ...66 ...
Page 129: ...94 ...
Page 135: ...100 ...
Page 343: ...308 ...
Page 369: ...334 ...
Page 383: ...348 ...
Page 475: ...440 ...
Page 525: ...490 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 18 Self Refresh ...
Page 578: ...543 CK RAS CAS TRp TRc TRcc tRASD1 tRASD2 tCASD3 tCASD2 TRr tCSR Figure 20 62 Self Refresh ...
Page 689: ...654 ...